Rapid design of discrete orthonormal wavelet transforms using silicon IP components


Autoria(s): Masud, S; McCanny, JV
Data(s)

1999

Resumo

<p>A rapid design methodology for orthonormal wavelet transform cores has been developed. This methodology is based on a generic, scaleable architecture utilising time-interleaved coefficients for the wavelet transform filters. The architecture has been captured in VHDL and parameterised in terms of wavelet family, wavelet type, data word length and coefficient word length. The control circuit is embedded within the cores and allows them to be cascaded without any interface glue logic for any desired level of decomposition. Case studies for stand alone and cascaded silicon cores for single and multi-stage wavelet analysis respectively are reported. The design time to produce silicon layout of a wavelet based system has been reduced to typically less than a day. The cores are comparable in area and performance to handcrafted designs. The designs are portable across a range of foundries and are also applicable to FPGA and PLD implementations.</p>

Identificador

http://pure.qub.ac.uk/portal/en/publications/rapid-design-of-discrete-orthonormal-wavelet-transforms-using-silicon-ip-components(882674bb-896e-4c99-a065-3ea84e739e2a).html

Idioma(s)

eng

Publicador

Institute of Electrical and Electronics Engineers (IEEE)

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Masud , S & McCanny , J V 1999 , Rapid design of discrete orthonormal wavelet transforms using silicon IP components . in ICASSP '99: 1999 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, PROCEEDINGS VOLS I-VI . International Conference on Acoustics Speech and Signal Processing (ICASSP) , Institute of Electrical and Electronics Engineers (IEEE) , NEW YORK , pp. 2167-2170 , IEEE International Conference on Acoustics, Speech, and Signal Processing (ICASSP 99) , Phoenix , United States , 15-19 March .

Tipo

contributionToPeriodical