Improved Thermal Performance of SOI Using Compound Buried Layer
Data(s) |
14/05/2014
|
---|---|
Resumo |
The buried oxide (BOX) layer in silicon on insulator (SOI) was replaced by a compound buried layer (CBL) containing layers of SiO2, polycrystalline silicon (polysilicon), and SiO2. The undoped polysilicon in the CBL acted as a dielectric with a higher thermal conductivity than SiO2. CBL provides a reduced thermal resistance with the same equivalent oxide thickness as a standard SiO2 buried layer. Thermal resistance was further reduced by lateral heat flow through the polysilicon. Reduction in thermal resistance by up to 68% was observed, dependent on polysilicon thickness. CBL SOI substrates were designed and manufactured to achieve a 40% reduction in thermal resistance compared with an 1.0-μm SiO2 BOX. Power bipolar transistors with an active silicon layer thickness of 13.5 μm manufactured on CBL SOI substrates showed a 5%-17% reduction in thermal resistance compared with the standard SOI. This reduction was dependent on transistor layout geometry. Between 65% and 90% of the heat flow from these power transistors is laterally through the thick active silicon layer. Analysis confirmed that CBL SOI provided a 40% reduction in the vertical path thermal resistance. Devices employing thinner active silicon layers will achieve the greater benefit from reduction in vertical path thermal resistance offered by CBL SOI. |
Formato |
application/msword |
Identificador |
http://dx.doi.org/10.1109/TED.2014.2318832 http://pure.qub.ac.uk/ws/files/12619258/IEEE_CBLSOI_paper_final_version_April_14.doc |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/openAccess |
Fonte |
Baine , P , Montgomery , J , Armstrong , M , Gamble , H , Harrington , S J , Nigrin , S , Wilson , R , Oo , K B , Armstrong , A & Suder , S 2014 , ' Improved Thermal Performance of SOI Using Compound Buried Layer ' pp. 1999 - 2006 . DOI: 10.1109/TED.2014.2318832 |
Tipo |
conferenceObject |