Data Mapping for Unreliable Memories
Data(s) |
2013
|
---|---|
Resumo |
<p>Future digital signal processing (DSP) systems must provide robustness on algorithm and application level to the presence of reliability issues that come along with corresponding implementations in modern semiconductor process technologies. In this paper, we address this issue by investigating the impact of unreliable memories on general DSP systems. In particular, we propose a novel framework to characterize the effects of unreliable memories, which enables us to devise novel methods to mitigate the associated performance loss. We propose to deploy specifically designed data representations, which have the capability of substantially improving the system reliability compared to that realized by conventional data representations used in digital integrated circuits, such as 2's-complement or sign-magnitude number formats. To demonstrate the efficacy of the proposed framework, we analyze the impact of unreliable memories on coded communication systems, and we show that the deployment of optimized data representations substantially improves the error-rate performance of such systems.</p> |
Identificador | |
Idioma(s) |
eng |
Publicador |
Institute of Electrical and Electronics Engineers (IEEE) |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Roth , C , Benkeser , C , Studer , C , Karakonstantis , G & Burg , A 2013 , Data Mapping for Unreliable Memories . in 2012 50th Annual Allerton Conference on Communication, Control, and Computing (Allerton) . Institute of Electrical and Electronics Engineers (IEEE) , NEW YORK , pp. 679-685 , 50th Annual Allerton Conference on Communication, Control, and Computing (Allerton) , Israel , 1-5 October . DOI: 10.1109/Allerton.2012.6483283 |
Palavras-Chave | #CONVOLUTIONAL-CODES #RELIABILITY #DESIGN |
Tipo |
contributionToPeriodical |