Logic and Memory Design Based on Unequal Error Protection for Voltage-scalable, Robust and Adaptive DSP Systems


Autoria(s): Karakonstantis, Georgios; Mohapatra, Debabrata; Roy, Kaushik
Data(s)

01/09/2012

Resumo

<p>In this paper, we propose a system level design approach considering voltage over-scaling (VOS) that achieves error resiliency using unequal error protection of different computation elements, while incurring minor quality degradation. Depending on user specifications and severity of process variations/channel noise, the degree of VOS in each block of the system is adaptively tuned to ensure minimum system power while providing "just-the-right" amount of quality and robustness. This is achieved, by taking into consideration block level interactions and ensuring that under any change of operating conditions, only the "less-crucial" computations, that contribute less to block/system output quality, are affected. The proposed approach applies unequal error protection to various blocks of a system-logic and memory-and spans multiple layers of design hierarchy-algorithm, architecture and circuit. The design methodology when applied to a multimedia subsystem shows large power benefits ( up to 69% improvement in power consumption) at reasonable image quality while tolerating errors introduced due to VOS, process variations, and channel noise.</p>

Identificador

http://pure.qub.ac.uk/portal/en/publications/logic-and-memory-design-based-on-unequal-error-protection-for-voltagescalable-robust-and-adaptive-dsp-systems(fca66a61-2ea1-44c3-b905-50f5d994c002).html

http://dx.doi.org/10.1007/s11265-011-0631-9

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Karakonstantis , G , Mohapatra , D & Roy , K 2012 , ' Logic and Memory Design Based on Unequal Error Protection for Voltage-scalable, Robust and Adaptive DSP Systems ' JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY , vol 68 , no. 3 , pp. 415-431 . DOI: 10.1007/s11265-011-0631-9

Palavras-Chave #Low power #Variation aware design #Supply voltage scaling #Memory design #LOW-POWER
Tipo

article