Process-variation resilient and voltage-scalable dct architecture for robust low-power computing


Autoria(s): Karakonstantis, G.; Banerjee, N.; Roy, K.
Data(s)

01/10/2010

Resumo

In this paper, we present a novel discrete cosine transform (DCT) architecture that allows aggressive voltage scaling for low-power dissipation, even under process parameter variations with minimal overhead as opposed to existing techniques. Under a scaled supply voltage and/or variations in process parameters, any possible delay errors appear only from the long paths that are designed to be less contributive to output quality. The proposed architecture allows a graceful degradation in the peak SNR (PSNR) under aggressive voltage scaling as well as extreme process variations. Results show that even under large process variations (±3σ around mean threshold voltage) and aggressive supply voltage scaling (at 0.88 V, while the nominal voltage is 1.2 V for a 90-nm technology), there is a gradual degradation of image quality with considerable power savings (71% at PSNR of 23.4 dB) for the proposed architecture, when compared to existing implementations in a 90-nm process technology. © 2006 IEEE.

Identificador

http://pure.qub.ac.uk/portal/en/publications/processvariation-resilient-and-voltagescalable-dct-architecture-for-robust-lowpower-computing(6cd7c7a1-34df-4b08-9d82-db12059fb629).html

http://dx.doi.org/10.1109/TVLSI.2009.2025279

http://www.scopus.com/inward/record.url?eid=2-s2.0-77957570471&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Karakonstantis , G , Banerjee , N & Roy , K 2010 , ' Process-variation resilient and voltage-scalable dct architecture for robust low-power computing ' IEEE Transactions on Very Large Scale Integration (VLSI) Systems , vol 18 , no. 10 , pp. 1461-1470 . DOI: 10.1109/TVLSI.2009.2025279

Tipo

article