System level DSP synthesis using voltage overscaling, unequal error protection & adaptive quality tuning


Autoria(s): Karakonstantis, G.; Mohapatra, D.; Roy, K.
Data(s)

01/01/2009

Resumo

In this paper, we propose a system level design approach considering voltage over-scaling (VOS) that achieves error resiliency using unequal error protection of different computation elements, while incurring minor quality degradation. Depending on user specifications and severity of process variations/channel noise, the degree of VOS in each block of the system is adaptively tuned to ensure minimum system power while providing "just-the-right" amount of quality and robustness. This is achieved, by taking into consideration system level interactions and ensuring that under any change of operating conditions only the "lesscrucial" computations, that contribute less to block/system output quality, are affected. The design methodology applied to a DCT/IDCT system shows large power benefits (up to 69%) at reasonable image quality while tolerating errors induced by varying operating conditions (VOS, process variations, channel noise). Interestingly, the proposed IDCT scheme conceals channel noise at scaled voltages. ©2009 IEEE.

Identificador

http://pure.qub.ac.uk/portal/en/publications/system-level-dsp-synthesis-using-voltage-overscaling-unequal-error-protection--adaptive-quality-tuning(2224314f-ab69-4365-9d9d-cec3e4a1f178).html

http://dx.doi.org/10.1109/SIPS.2009.5336238

http://www.scopus.com/inward/record.url?eid=2-s2.0-74749108011&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Karakonstantis , G , Mohapatra , D & Roy , K 2009 , System level DSP synthesis using voltage overscaling, unequal error protection & adaptive quality tuning . in IEEE Workshop on Signal Processing Systems, SiPS: Design and Implementation . pp. 133-138 . DOI: 10.1109/SIPS.2009.5336238

Tipo

contributionToPeriodical