Multi-standard sub-pixel interpolation architecture for video motion estimation


Autoria(s): Lu, L.; McCanny, J.V.; Sezer, S.
Data(s)

01/01/2008

Resumo

A new domain-specific reconfigurable sub-pixel interpolation architecture for multi-standard video Motion Estimation (ME) is presented. The mixed use of parallel and serial-input FIR filters achieves high throughput rate and efficient silicon utilisation. Flexibility has been achieved by using a multiplexed reconfigurable data-path controlled by a selection signal. Silicon design studies show that this can be implemented using 34.8K gates with area and performance that compares very favourably with existing fixed solutions based solely on the H.264 standard. ©2008 IEEE.

Identificador

http://pure.qub.ac.uk/portal/en/publications/multistandard-subpixel-interpolation-architecture-for-video-motion-estimation(722f0d56-3e4d-4ba6-898b-9c88a7843187).html

http://dx.doi.org/10.1109/SOCC.2008.4641517

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-67650218483&md5=68219199dde7a420e1781995993cb431

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Lu , L , McCanny , J V & Sezer , S 2008 , Multi-standard sub-pixel interpolation architecture for video motion estimation . in 2008 IEEE International SOC Conference, SOCC . pp. 229-232 , IEEE International SoC Conference , Newport Beach , United States , 1-1 September . DOI: 10.1109/SOCC.2008.4641517

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1708 #Hardware and Architecture #/dk/atira/pure/subjectarea/asjc/2200/2207 #Control and Systems Engineering #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

contributionToPeriodical