CMOS IMPLEMENTATION OF A SYSTOLIC MULTI-BIT CONVOLVER CHIP.


Autoria(s): Evans, R.A.; Wood, D.; Wood, K.; McCanny, J.V.; McWhirter, J.G.; McCabe, A.P.H.
Data(s)

01/01/1983

Resumo

The implementation of a multi-bit convolver chip based on a systolic array is described. The convolver is fabricated on a 7mm multiplied by 8mm CMOS chip and operates on 8-bit serial data and coefficient words. It has a length of 17 stages, and this is cascadable. The circuit can be clocked at more than 20 MHz giving a data throughput rate of greater than 1 Mword/s. Details of important implementation decisions and a summary of chip characteristics are given together with the advantages which the systolic approach has afforded to the design process.

Identificador

http://pure.qub.ac.uk/portal/en/publications/cmos-implementation-of-a-systolic-multibit-convolver-chip(62f51a15-40dc-401b-b88e-689abf606d27).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0020874563&md5=efb504423ccf4d2c7662c4799cf35cf9

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Evans , R A , Wood , D , Wood , K , McCanny , J V , McWhirter , J G & McCabe , A P H 1983 , CMOS IMPLEMENTATION OF A SYSTOLIC MULTI-BIT CONVOLVER CHIP. in " VLSI 83, Trondheim, Norway 1983, North Holland . pp. 227-235 .

Tipo

contributionToPeriodical