Bit-level systolic arrays for IIR filtering.


Autoria(s): Knowles, S.C.; Woods, R.F.; McWhirter, J.G.; McCanny, J.V.
Data(s)

01/01/1988

Resumo

A novel bit-level systolic array architecture for implementing IIR (infinite-impulse response) filter sections is presented. A first-order section achieves a latency of only two clock cycles by using a radix-2 redundant number representation, performing the recursive computation most significant digit first, and feeding back each digit of the result as soon as it is available. The design is extended to produce a building block from which second- and higher-order sections can be connected.

Identificador

http://pure.qub.ac.uk/portal/en/publications/bitlevel-systolic-arrays-for-iir-filtering(a247f588-d28f-4419-b1e6-2a82f4057960).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0024131313&md5=56897c0ee8f13b8397efc2ed0748135e

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Knowles , S C , Woods , R F , McWhirter , J G & McCanny , J V 1988 , Bit-level systolic arrays for IIR filtering. in IEEE Computer Society Press, Intl. Conf. on Systolic Arrays, eds. K Bromley, E S Swartzlander Jr and S Y Kung . pp. 653-663 .

Tipo

contributionToPeriodical