Reconfigurable full-search video motion estimation architecture


Autoria(s): Lu, L.; McCanny, J.V.; Sezer, S.
Data(s)

01/01/2007

Resumo

In this paper, a new reconfigurable multi-standard architecture is introduced for integer-pixel motion estimation and a standard-cell based chip design study is presented. This has been designed to cover most of the common block-based video compression standards, including MPEG-2, MPEG-4, H.263, H.264, AVS and WMV-9. The architecture exhibits simpler control, high throughput and relative low hardware cost and highly competitive when compared with excising designs for specific video standards. It can also, through the use of control signals, be dynamically reconfigured at run-time to accommodate different system constraint such as the trade-off in power dissipation and video-quality. The computational rates achieved make the circuit suitable for high end video processing applications. Silicon design studies indicate that circuits based on this approach incur only a relatively small penalty in terms of power dissipation and silicon area when compared with implementations for specific standards.

Identificador

http://pure.qub.ac.uk/portal/en/publications/reconfigurable-fullsearch-video-motion-estimation-architecture(9a6465c2-a96d-45f7-9fa7-019b537b5713).html

http://dx.doi.org/10.1049/cp:20070708

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-67650099761&md5=3df23af14a132fe6e0062082ff2ad61e

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Lu , L , McCanny , J V & Sezer , S 2007 , Reconfigurable full-search video motion estimation architecture . in IET Conference Publications . 529 CP edn , pp. 262-269 . DOI: 10.1049/cp:20070708

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

contributionToPeriodical