VLSI processor for high-performance arithmetic computations


Autoria(s): McQuillan, S.E.; McCanny, J.V.
Data(s)

01/01/1991

Resumo

A high performance VLSI architecture to perform combined multiply-accumulate, divide, and square root operations is proposed. The circuit is highly regular, requires only minimal control, and can be pipelined right down to the bit level. The system can also be reconfigured on every cycle to perform one or more of these operations. The throughput rate for each operation is the same and is wordlength independent. This is achieved using redundant arithmetic. With current CMOS technology, throughput rates in excess of 80 million operations per second are expected.

Identificador

http://pure.qub.ac.uk/portal/en/publications/vlsi-processor-for-highperformance-arithmetic-computations(725df0c1-3cdc-410d-8712-bb0c9bfb8845).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0026398049&md5=df9cfabc804f9754399b3d43223fa279

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McQuillan , S E & McCanny , J V 1991 , VLSI processor for high-performance arithmetic computations . in Proceedings of SPIE - The International Society for Optical Engineering . vol. 1566 , pp. 220-229 .

Tipo

contributionToPeriodical