JPEG encoder system-on-a-chip demonstrator
Data(s) |
01/01/1999
|
---|---|
Resumo |
The design of a System-on-a-Chip (SoC) demonstrator for a baseline JPEG encoder core is presented. This combines a highly optimized Discrete Cosine Transform (DCT) and quantization unit with an entropy coder which has been realized using off-the-shelf synthesizable IP cores (Run-length coder, Huffman coder and data packer). When synthesized in a 0.35 µm CMOS process, the core can operate at speeds up to 100 MHz and contains 50 k gates plus 11.5 kbits of RAM. This is approximately 20% less than similar JPEG encoder designs reported in literature. When targeted at FPGA the core can operate up to 30 MHz and is capable of compressing 9-bit full-frame color input data at NTSC or PAL rates. |
Identificador | |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Hunter , J K , McCanny , J V , Simpson , A , Hu , Y & Doherty , J G 1999 , ' JPEG encoder system-on-a-chip demonstrator ' Conference Record of the Asilomar Conference on Signals, Systems and Computers , vol 1 , pp. 762-766 . DOI: 10.1109/ACSSC.1999.832431 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/1700/1708 #Hardware and Architecture #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering |
Tipo |
article |