A bit-level systolic architecture for implementing a VQ tree search
Data(s) |
01/11/1990
|
---|---|
Resumo |
A bit-level systolic array system for performing a binary tree Vector Quantization codebook search is described. This consists of a linear chain of regular VLSI building blocks and exhibits data rates suitable for a wide range of real-time applications. A technique is described which reduces the computation required at each node in the binary tree to that of a single inner product operation. This method applies to all the common distortion measures (including the Euclidean distance, the Weighted Euclidean distance and the Itakura-Saito distortion measure) and significantly reduces the hardware required to implement the tree search system. © 1990 Kluwer Academic Publishers. |
Identificador | |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Yan , M & McCanny , J V 1990 , ' A bit-level systolic architecture for implementing a VQ tree search ' Journal of VLSI signal processing systems for signal, image and video technology , vol 2 , no. 3 , pp. 149-158 . DOI: 10.1007/BF00935212 |
Tipo |
article |