Rapid design of discrete orthonormal wavelet transforms


Autoria(s): Masud, Shahid; McCanny, John V.
Data(s)

01/01/1998

Resumo

A methodology which allows a non-specialist to rapidly design silicon wavelet transform cores has been developed. This methodology is based on a generic architecture utilizing time-interleaved coefficients for the wavelet transform filters. The architecture is scaleable and it has been parameterized in terms of wavelet family, wavelet type, data word length and coefficient word length. The control circuit is designed in such a way that the cores can also be cascaded without any interface glue logic for any desired level of decomposition. This parameterization allows the use of any orthonormal wavelet family thereby extending the design space for improved transformation from algorithm to silicon. Case studies for stand alone and cascaded silicon cores for single and multi-stage analysis respectively are reported. The typical design time to produce silicon layout of a wavelet based system has been reduced by an order of magnitude. The cores are comparable in area and performance to hand-crafted designs. The designs have been captured in VHDL so they are portable across a range of foundries and are also applicable to FPGA and PLD implementations.

Identificador

http://pure.qub.ac.uk/portal/en/publications/rapid-design-of-discrete-orthonormal-wavelet-transforms(b8ae53d5-b78b-470e-87f3-ea05199021b6).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0031676429&md5=dc674304732b437eddd504843b05ba4d

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Masud , S & McCanny , J V 1998 , ' Rapid design of discrete orthonormal wavelet transforms ' Proceedings of the International Workshop on Rapid System Prototyping , pp. 142-147 .

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1712 #Software #/dk/atira/pure/subjectarea/asjc/2200/2213 #Safety, Risk, Reliability and Quality
Tipo

article