Bit-Level systolic architectures for high performance IIR filtering
Data(s) |
01/08/1990
|
---|---|
Resumo |
Several novel systolic architectures for implementing densely pipelined bit parallel IIR filter sections are presented. The fundamental problem of latency in the feedback loop is overcome by employing redundant arithmetic in combination with bit-level feedback, allowing a basic first-order section to achieve a wordlength-independent latency of only two clock cycles. This is extended to produce a building block from which higher order sections can be constructed. The architecture is then refined by combining the use of both conventional and redundant arithmetic, resulting in two new structures offering substantial hardware savings over the original design. In contrast to alternative techniques, bit-level pipelinability is achieved with no net cost in hardware. © 1989 Kluwer Academic Publishers. |
Identificador | |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Knowles , S C , McWhirter , J G , Woods , R F & McCanny , J V 1990 , ' Bit-Level systolic architectures for high performance IIR filtering ' Journal of VLSI signal processing systems for signal, image and video technology , vol 1 , no. 1 , pp. 9-24 . DOI: 10.1007/BF00932062 |
Tipo |
article |