High performance VLSI architecture for Wave Digital Filtering


Autoria(s): Singh, R.J.; McCanny, J.V.
Data(s)

01/11/1992

Resumo

The application of fine grain pipelining techniques in the design of high performance Wave Digital Filters (WDFs) is described. It is shown that significant increases in the sampling rate of bit parallel circuits can be achieved using most significant bit (msb) first arithmetic. A novel VLSI architecture for implementing two-port adaptor circuits is described which embodies these ideas. The circuit in question is highly regular, uses msb first arithmetic and is implemented using simple carry-save adders. © 1992 Kluwer Academic Publishers.

Identificador

http://pure.qub.ac.uk/portal/en/publications/high-performance-vlsi-architecture-for-wave-digital-filtering(5983ee5c-5f3f-46fb-96af-9877060d14c9).html

http://dx.doi.org/10.1007/BF00930640

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0026946025&md5=f773592dc0c86d4cbd609cf1771f07ba

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Singh , R J & McCanny , J V 1992 , ' High performance VLSI architecture for Wave Digital Filtering ' Journal of VLSI signal processing systems for signal, image and video technology , vol 4 , no. 4 , pp. 269-278 . DOI: 10.1007/BF00930640

Tipo

article