VLSI architectures for vector quantization


Autoria(s): Yan, M.; McCanny, J.V.; Hu, Y.
Data(s)

01/06/1995

Resumo

The real time implementation of an efficient signal compression technique, Vector Quantization (VQ), is of great importance to many digital signal coding applications. In this paper, we describe a new family of bit level systolic VLSI architectures which offer an attractive solution to this problem. These architectures are based on a bit serial, word parallel approach and high performance and efficiency can be achieved for VQ applications of a wide range of bandwidths. Compared with their bit parallel counterparts, these bit serial circuits provide better alternatives for VQ implementations in terms of performance and cost. © 1995 Kluwer Academic Publishers.

Identificador

http://pure.qub.ac.uk/portal/en/publications/vlsi-architectures-for-vector-quantization(60faeb34-a481-482a-9d62-c63873fe0dc5).html

http://dx.doi.org/10.1007/BF02407023

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0029322610&md5=9368fead65c09da0df7aee40da694eab

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Yan , M , McCanny , J V & Hu , Y 1995 , ' VLSI architectures for vector quantization ' Journal of VLSI signal processing systems for signal, image and video technology , vol 10 , no. 1 , pp. 5-23 . DOI: 10.1007/BF02407023

Tipo

article