Systolic building block for high performance recursive filtering


Autoria(s): Woods, R.F.; Knowles, S.C.; McCanny, J.V.; McWhirter, J.G.
Data(s)

01/01/1988

Resumo

A novel bit level systolic array is presented that can be used as a building block in the construction of recursive digital filters. The circuit accepts bit-parallel input data, is pipelined at the bit level, and exhibits a very high throughput rate. The most important feature of the circuit is that it allows recursive operations to be implemented directly without incurring the large m cycle latency (where m is approximately the word length) normally associated with such systems. The use of this circuit in the construction of both first- and second-order IIR (infinite-impulse-response) filters is described.

Identificador

http://pure.qub.ac.uk/portal/en/publications/systolic-building-block-for-high-performance-recursive-filtering(aa1a5d25-ce0e-4ac4-aa7d-fd72e27160fa).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0024125395&md5=10f8675bda44e3228b296aadf9c3b20c

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Woods , R F , Knowles , S C , McCanny , J V & McWhirter , J G 1988 , Systolic building block for high performance recursive filtering . in Proceedings - IEEE International Symposium on Circuits and Systems . vol. 3 , pp. 2761-2764 .

Tipo

contributionToPeriodical