Design and analysis of matching circuit architectures for a closest match lookup


Autoria(s): McLaughlin, K.; Sezer, S.; McCanny, J.; Kupzog, F.; Blume, H.; Noll, T.
Data(s)

01/01/2006

Resumo

This paper investigates the implementation of a number of circuits used to perform a high speed closest value match lookup. The design is targeted particularly for use in a search trie, as used in various networking lookup applications, but can be applied to many other areas where such a match is required. A range of different designs have been considered and implemented on FPGA. A detailed description of the architectures investigated is followed by an analysis of the synthesis results. © 2006 IEEE.

Identificador

http://pure.qub.ac.uk/portal/en/publications/design-and-analysis-of-matching-circuit-architectures-for-a-closest-match-lookup(eb233b80-c9cb-4da9-a9eb-6b8292e64041).html

http://dx.doi.org/10.1109/IPDPS.2006.1639481

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-33847167641&md5=f8852c502d770f0d2f9e7e06887581e1

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McLaughlin , K , Sezer , S , McCanny , J , Kupzog , F , Blume , H & Noll , T 2006 , Design and analysis of matching circuit architectures for a closest match lookup . in 20th International Parallel and Distributed Processing Symposium, IPDPS 2006 . vol. 2006 . DOI: 10.1109/IPDPS.2006.1639481

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200 #Engineering(all)
Tipo

contributionToPeriodical