Design and analysis of matching circuit architectures for a closest match lookup
Data(s) |
01/01/2006
|
---|---|
Resumo |
This paper investigates the implementation of a number of circuits used to perform a high speed closest value match lookup. The design is targeted particularly for use in a search trie, as used in various networking lookup applications, but can be applied to many other areas where such a match is required. A range of different designs have been considered and implemented on FPGA. A detailed description of the architectures investigated is followed by an analysis of the synthesis results. © 2006 IEEE. |
Identificador | |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
McLaughlin , K , Sezer , S , McCanny , J , Kupzog , F , Blume , H & Noll , T 2006 , Design and analysis of matching circuit architectures for a closest match lookup . in 20th International Parallel and Distributed Processing Symposium, IPDPS 2006 . vol. 2006 . DOI: 10.1109/IPDPS.2006.1639481 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/2200 #Engineering(all) |
Tipo |
contributionToPeriodical |