A VLSI architecture for multiplication, division and square root


Autoria(s): McQuillan, S.E.; McCanny, J.V.
Data(s)

01/01/1991

Resumo

A high-performance VLSI architecture to perform combined multiply-accumulate, divide, and square root operations is proposed. The circuit is highly regular, requires only minimal control, and can be reconfigured for every cycle. The execution time for each operation is the same. The combination of redundancy and pipelining results in a throughput independent of the wordsize of the array. With current CMOS technology, throughput rates in excess of 80 million operations per second are achievable.

Identificador

http://pure.qub.ac.uk/portal/en/publications/a-vlsi-architecture-for-multiplication-division-and-square-root(4aeda043-e523-4a6e-bbd1-7fe1803b193c).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0026368492&md5=2730e205a6b08431bae72bd1a612296a

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McQuillan , S E & McCanny , J V 1991 , A VLSI architecture for multiplication, division and square root . in Proceedings - ICASSP, IEEE International Conference on Acoustics, Speech and Signal Processing . vol. 2 , pp. 1205-1208 .

Tipo

contributionToPeriodical