Design and test of a bit parallel 2nd order IIR filter structure


Autoria(s): McNally, O.C.; Marnane, W.P.; McCanny, J.V.
Data(s)

01/01/1991

Resumo

Test procedures for a pipelined bit-parallel IIR filter chip which maximally exploit its regularity are described. It is shown that small modifications to the basic architecture result in significant reductions in the number of test patterns required to test such chips. The methods used allow 100% fault coverage to be achieved using less than 1000 test vectors for a chip which has 12 bit data and coefficients.

Identificador

http://pure.qub.ac.uk/portal/en/publications/design-and-test-of-a-bit-parallel-2nd-order-iir-filter-structure(5440eb8a-03cd-4c5f-b6c9-247e1210b986).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0026401073&md5=d11bea2e353c26e03ab798a17cfff63a

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McNally , O C , Marnane , W P & McCanny , J V 1991 , Design and test of a bit parallel 2nd order IIR filter structure . in Proceedings - ICASSP, IEEE International Conference on Acoustics, Speech and Signal Processing . vol. 2 , Ashgate Publishing , NEW YORK , pp. 1189-1192 , 1991 INTERNATIONAL CONF ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING ( ICASSP 91 ) , TORONTO , Canada , 14-17 May .

Tipo

contributionToPeriodical

Publicador

Ashgate Publishing