Bit-level systolic array implementation of the Winograd Fourier transform algorithm


Autoria(s): Ward, J.S.; McCanny, J.V.; McWhirter, J.G.
Data(s)

01/10/1985

Resumo

A bit level systolic array system is proposed for the Winograd Fourier transform algorithm. The design uses bit-serial arithmetic and, in common with other systolic arrays, features nearest-neighbor interconnections, regularity and high throughput. The short interconnections in this method contrast favorably with the long interconnections between butterflies required in the FFT. The structure is well suited to VLSI implementations. It is demonstrated how long transforms can be implemented with components designed to perform a short length transform. These components build into longer transforms preserving the regularity and structure of the short length transform design.

Identificador

http://pure.qub.ac.uk/portal/en/publications/bitlevel-systolic-array-implementation-of-the-winograd-fourier-transform-algorithm(4e3493c0-ff2a-4173-8803-d8f458ba0106).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0022147010&md5=5888730c123917f8fe992812446a7cd4

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Ward , J S , McCanny , J V & McWhirter , J G 1985 , ' Bit-level systolic array implementation of the Winograd Fourier transform algorithm ' IEE Proceedings, Part F: Communications, Radar and Signal Processing , vol 132 , no. 6 , pp. 473-479 .

Tipo

article