MULTIBIT CONVOLUTION USING A BIT LEVEL SYSTOLIC ARRAY.


Autoria(s): McWhirter, J.G.; Wood, D.; Wood, K.; Evans, R.A.; McCanny, J.V.; McCabe, A.P.H.
Data(s)

01/01/1985

Resumo

A novel design for multibit convolver circuits is described. The circuits take the form of systolic arrays of simple one-bit processor and memory cells, with the result that they can operate at very high data rates and should be easy to implement using VLSI technology. An efficient method for handling two's complement data within the array is described and the relative advantages of this convolver design compared with more conventional circuits is discussed.

Identificador

http://pure.qub.ac.uk/portal/en/publications/multibit-convolution-using-a-bit-level-systolic-array(aa809c82-eefd-4d78-a362-93f9918f0982).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0021860367&md5=7d09de3e98b013139329805feb13022b

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McWhirter , J G , Wood , D , Wood , K , Evans , R A , McCanny , J V & McCabe , A P H 1985 , ' MULTIBIT CONVOLUTION USING A BIT LEVEL SYSTOLIC ARRAY. ' IEEE Transactions on Circuits and Systems I: Regular Papers , vol CAS-32 , no. 1 , pp. 95-99 .

Tipo

article