Rapid design of application specific FFT cores


Autoria(s): Ding, T.J.; McCanny, J.V.; Hu, Y.
Data(s)

01/01/1999

Resumo

Methods are presented for developing synthesizable FFT cores. These are based on a modular approach in which parameterized commutator and processor blocks are cascaded to implement the computations required in many important FFT signal flow graphs. In addition, it is shown how the use of a digital serial data organization can be used to produce systems that offer 100% processor utilization along with reductions in storage requirements. The approach has been used to create generators for the automated synthesis of FFT cores that are portable across a broad range of silicon technologies. Resulting chip designs are competitive with ones created using manual methods but with significant reductions in design times.

Identificador

http://pure.qub.ac.uk/portal/en/publications/rapid-design-of-application-specific-fft-cores(2cc7ca9a-3650-455d-949a-7b9430364365).html

http://dx.doi.org/10.1109/78.757224

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0032677870&md5=fa931aad23aeb3f42fc97365f32dcbbd

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Ding , T J , McCanny , J V & Hu , Y 1999 , ' Rapid design of application specific FFT cores ' IEEE Transactions on Signal Processing , vol 47 , no. 5 , pp. 1371-1381 . DOI: 10.1109/78.757224

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing
Tipo

article