MAPPING SYSTEM LEVEL FUNCTIONS ON TO BIT LEVEL SYSTOLIC ARRAYS.


Autoria(s): McCanny, J.V.
Data(s)

01/01/1986

Resumo

Bit-level systolic-array structures for computing sums of products are studied in detail. It is shown that these can be subdivided into two classes and that within each class architectures can be described in terms of a set of constraint equations. It is further demonstrated that high-performance system-level functions with attractive VLSI properties can be constructed by matching data-flow geometries in bit-level and word-level architectures.

Identificador

http://pure.qub.ac.uk/portal/en/publications/mapping-system-level-functions-on-to-bit-level-systolic-arrays(a9fe0c23-aec4-4778-b45c-1c812a0b6d6e).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0022880817&md5=17731c20930781f8b861f9bb3ff23175

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McCanny , J V 1986 , ' MAPPING SYSTEM LEVEL FUNCTIONS ON TO BIT LEVEL SYSTOLIC ARRAYS. ' ICASSP, IEEE International Conference on Acoustics, Speech and Signal Processing - Proceedings , pp. 2159-2162 .

Tipo

article