Hierarchical VHDL libraries for DSP ASIC design


Autoria(s): McCanny, John; Ridge, Douglas; Hu, Yi; Hunter, Jill
Data(s)

01/01/1997

Resumo

Methods are presented for the rapid design of DSP ASICs based on the use of hierarchical VHDL libraries. These are portable across many silicon foundries and allow complex DSP silicon systems to be developed in a fraction of the time normally required. Resulting designs are highly competitive with ones created using conventional methods. The approach is illustrated by its application to ADPCM codec and DCT cores.

Identificador

http://pure.qub.ac.uk/portal/en/publications/hierarchical-vhdl-libraries-for-dsp-asic-design(75f28d7a-b8cf-4e34-b40a-01dd2390f56c).html

http://dx.doi.org/10.1109/ICASSP.1997.599858

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0030715920&md5=f6d96d4bd7b4b031731db4c798ca3f80

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McCanny , J , Ridge , D , Hu , Y & Hunter , J 1997 , ' Hierarchical VHDL libraries for DSP ASIC design ' ICASSP, IEEE International Conference on Acoustics, Speech and Signal Processing - Proceedings , vol 1 , pp. 675-678 . DOI: 10.1109/ICASSP.1997.599858

Tipo

article