UTILISATION OF BIT LEVEL SYSTOLIC ARRAYS IN WORD LEVEL SYSTEMS.


Autoria(s): McCanny, J.V.
Data(s)

1987

Resumo

Bit level systolic array structures for computing sums of products are studied in detail. It is shown that these can be sub-divided into two classes and that, within each class, architectures can be described in terms of a set of constraint equations. It is further demonstrated that high performance system level functions with attractive VLSI properties can be constructed by matching data flow geometries in bit level and word level architectures.

Identificador

http://pure.qub.ac.uk/portal/en/publications/utilisation-of-bit-level-systolic-arrays-in-word-level-systems(0542028b-86f9-4a2b-9430-9de610ec8524).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0023581049&md5=83064615294bc0a7ff32909a1a3b5577

Idioma(s)

eng

Publicador

North Holland

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McCanny , J V 1987 , UTILISATION OF BIT LEVEL SYSTOLIC ARRAYS IN WORD LEVEL SYSTEMS. in Highly Parallel Computers : eds. G L Regins and M Barton . North Holland , pp. 191-200 .

Tipo

contributionToPeriodical