OPTIMISED BIT LEVEL SYSTOLIC ARRAY FOR CONVOLUTION.


Autoria(s): McCanny, J.V.; Phil, D.; McWhirter, J.G.; Wood, K.
Data(s)

01/10/1984

Resumo

A bit level systolic array for computing the convolution operation is described. The circuit in question is highly regular and ideally suited to VLSI chip design. It is also optimized in the sense that all the cells contribute to the computation on each clock cycle. This makes the array almost four times more efficient than one which was previously described.

Identificador

http://pure.qub.ac.uk/portal/en/publications/optimised-bit-level-systolic-array-for-convolution(6e576d9a-e2b5-48a8-99b7-2b2629c36c4d).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0021510065&md5=6a2895b054ebb88ba4b98f61164bdb0c

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McCanny , J V , Phil , D , McWhirter , J G & Wood , K 1984 , ' OPTIMISED BIT LEVEL SYSTOLIC ARRAY FOR CONVOLUTION. ' IEE Proceedings, Part F: Communications, Radar and Signal Processing , vol 131 , no. 6 , pp. 632-637 .

Tipo

article