YIELD ENHANCEMENT OF BIT LEVEL SYSTOLIC ARRAY CHIPS USING FAULT TOLERANT TECHNIQUES.


Autoria(s): McCanny, J.V.; McWhirter, J.G.
Data(s)

07/07/1983

Resumo

Methods by which bit level systolic array chips can be made fault tolerant are discussed briefly. Using a simple analysis based on both Poisson and Bose-Einstein statistics authors demonstrate that such techniques can be used to obtain significant yield enhancement. Alternatively, the dimensions of an array can be increased considerably for the same initial (nonfault tolerant) chip yield.

Identificador

http://pure.qub.ac.uk/portal/en/publications/yield-enhancement-of-bit-level-systolic-array-chips-using-fault-tolerant-techniques(fe3f1749-5f17-432b-ac8c-121d1ba0dc88).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0021096904&md5=fb63c172adbe3be043382a2234ea3b84

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

McCanny , J V & McWhirter , J G 1983 , ' YIELD ENHANCEMENT OF BIT LEVEL SYSTOLIC ARRAY CHIPS USING FAULT TOLERANT TECHNIQUES. ' Electronics Letters , vol 19 , no. 14 , pp. 525-527 .

Tipo

article