FAULT-TOLERANT ALGORITHM FOR HIGH-AVAILABILITY AND WAFER SCALE SYSTEMS.


Autoria(s): Evans, Richard A.; McCanny, John V.; McCanny, John
Data(s)

01/01/1986

Resumo

In this paper, the authors have presented one approach to configuring a Wafer-Scale Integration Chip. The approach described is called the 'WINNER', in which bus channels and an external controller for configuring the working processors are not required. In addition, the technique is applicable to high availability systems constructed using conventional methods. The technique can also be extended to arrays of arbitrary size and with any degree of fault tolerance simply by using an appropriate number of cells.

Identificador

http://pure.qub.ac.uk/portal/en/publications/faulttolerant-algorithm-for-highavailability-and-wafer-scale-systems(f80fab9e-a68e-4eba-b59b-98dc7f63c9b7).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0022883435&md5=3faa731007921fa9b920e1d155cb6786

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Evans , R A , McCanny , J V & McCanny , J 1986 , ' FAULT-TOLERANT ALGORITHM FOR HIGH-AVAILABILITY AND WAFER SCALE SYSTEMS. ' IEE Colloquium (Digest) , no. 1986 /23 .

Tipo

article