From bit level systolic arrays to HDTV processor chips


Autoria(s): Woods, R.F.; McCanny, J.V.; McWhirter, J.G.
Data(s)

01/11/2008

Resumo

The initial part of this paper reviews the early challenges (c 1980) in achieving real-time silicon implementations of DSP computations. In particular, it discusses research on application specific architectures, including bit level systolic circuits that led to important advances in achieving the DSP performance levels then required. These were many orders of magnitude greater than those achievable using programmable (including early DSP) processors, and were demonstrated through the design of commercial digital correlator and digital filter chips. As is discussed, an important challenge was the application of these concepts to recursive computations as occur, for example, in Infinite Impulse Response (IIR) filters. An important breakthrough was to show how fine grained pipelining can be used if arithmetic is performed most significant bit (msb) first. This can be achieved using redundant number systems, including carry-save arithmetic. This research and its practical benefits were again demonstrated through a number of novel IIR filter chip designs which at the time, exhibited performance much greater than previous solutions. The architectural insights gained coupled with the regular nature of many DSP and video processing computations also provided the foundation for new methods for the rapid design and synthesis of complex DSP System-on-Chip (SoC), Intellectual Property (IP) cores. This included the creation of a wide portfolio of commercial SoC video compression cores (MPEG2, MPEG4, H.264) for very high performance applications ranging from cell phones to High Definition TV (HDTV). The work provided the foundation for systematic methodologies, tools and design flows including high-level design optimizations based on "algorithmic engineering" and also led to the creation of the Abhainn tool environment for the design of complex heterogeneous DSP platforms comprising processors and multiple FPGAs. The paper concludes with a discussion of the problems faced by designers in developing complex DSP systems using current SoC technology. © 2007 Springer Science+Business Media, LLC.

Identificador

http://pure.qub.ac.uk/portal/en/publications/from-bit-level-systolic-arrays-to-hdtv-processor-chips(52bef597-bf74-42f8-b8ad-c1dd2093d5a4).html

http://dx.doi.org/10.1007/s11265-007-0132-z

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-54249140901&md5=06843ad99c122de7e299e4af1b898b57

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Woods , R F , McCanny , J V & McWhirter , J G 2008 , ' From bit level systolic arrays to HDTV processor chips ' JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY , vol 53 , no. 1-2 SPEC. ISS. , pp. 35-49 . DOI: 10.1007/s11265-007-0132-z

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1708 #Hardware and Architecture #/dk/atira/pure/subjectarea/asjc/1700/1710 #Information Systems #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing #/dk/atira/pure/subjectarea/asjc/2600/2614 #Theoretical Computer Science #/dk/atira/pure/subjectarea/asjc/2200/2207 #Control and Systems Engineering #/dk/atira/pure/subjectarea/asjc/2600/2611 #Modelling and Simulation
Tipo

article