Valved Dataflow For FPGA Memory Hierarchy Synthesis


Autoria(s): Milford, Matthew; McAllister, John
Data(s)

01/03/2012

Resumo

For modern FPGA, implementation of memory intensive processing applications such as high end image and video processing systems necessitates manual design of complex multilevel memory hierarchies incorporating off-chip DDR and onchip BRAM and LUT RAM. In fact, automated synthesis of multi-level memory hierarchies is an open problem facing high level synthesis technologies for FPGA devices. In this paper we describe the first automated solution to this problem. <br/>By exploiting a novel dataflow application modelling dialect, known as Valved Dataflow, we show for the first time how, not only can such architectures be automatically derived, but also that the resulting implementations support real-time processing for current image processing application standards such as H.264. We demonstrate the viability of this approach by reporting the performance and cost of hierarchies automatically generated for Motion Estimation, Matrix Multiplication and Sobel Edge Detection applications on Virtex-5 FPGA.

Identificador

http://pure.qub.ac.uk/portal/en/publications/valved-dataflow-for-fpga-memory-hierarchy-synthesis(066eaa93-8c51-47ab-b8b3-20104917fdea).html

http://dx.doi.org/10.1109/ICASSP.2012.6288211

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Milford , M & McAllister , J 2012 , ' Valved Dataflow For FPGA Memory Hierarchy Synthesis ' Paper presented at 2012 IEEE International Conference on Acoustics, Speech and Signal Processing (ICASSP 2012) , Kyoto , Japan , 25/03/2012 - 30/03/2012 , pp. 1645-1648 . DOI: 10.1109/ICASSP.2012.6288211

Tipo

conferenceObject