FPGA Implementations of the Round Two SHA-3 Candidates


Autoria(s): Baldwin, B.; Byrne, A.; Lu, Liang; Hamilton, M.; Hanley, N.; O'Neill, Maire; Marnane, W.P.
Data(s)

01/08/2010

Resumo

The second round of the NIST-run public competition is underway to find a new hash algorithm(s) for inclusion in the NIST Secure Hash Standard (SHA-3). This paper presents the full implementations of all of the second round candidates in hardware with all of their variants. In order to determine their computational efficiency, an important aspect in NIST's round two evaluation criteria, this paper gives an area/speed comparison of each design both with and without a hardware interface, thereby giving an overall impression of their performance in resource constrained and resource abundant environments. The implementation results are provided for a Virtex-5 FPGA device. The efficiency of the architectures for the hash functions are compared in terms of throughput per unit area. To the best of the authors' knowledge, this is the first work to date to present hardware designs which test for all message digest sizes (224, 256, 384, 512), and also the only work to include the padding as part of the hardware for the SHA-3 hash functions.

Identificador

http://pure.qub.ac.uk/portal/en/publications/fpga-implementations-of-the-round-two-sha3-candidates(9dede212-a163-4434-bc1f-881a3c5dd275).html

http://dx.doi.org/10.1109/FPL.2010.84

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Baldwin , B , Byrne , A , Lu , L , Hamilton , M , Hanley , N , O'Neill , M & Marnane , W P 2010 , ' FPGA Implementations of the Round Two SHA-3 Candidates ' Paper presented at International Conference on Field Programmable Logic and Applications , Italy , 01/08/2010 - 01/08/2010 , pp. 400-407 . DOI: 10.1109/FPL.2010.84

Tipo

conferenceObject