Image processing chip for small object detection


Autoria(s): Leriguer, E.; Ridge, D.; Woods, R.; McCanny, J.
Data(s)

01/01/1999

Resumo

A new, front-end image processing chip is presented for real-time small object detection. It has been implemented using a 0.6 µ, 3.3 V CMOS technology and operates on 10-bit input data at 54 megasamples per second. It occupies an area of 12.9 mm×13.6 mm (including pads), dissipates 1.5 W, has 92 I/O pins and is to be housed in a 160-pin ceramic quarter flat-pack. It performs both one- and two-dimensional FIR filtering and a multilayer perceptron (MLP) neural network function using a reconfigurable array of 21 multiplication-accumulation cells which corresponds to a window size of 7×3. The chip can cope with images of 2047 pixels per line and can be cascaded to cope with larger window sizes. The chip performs two billion fixed point multiplications and additions per second.

Identificador

http://pure.qub.ac.uk/portal/en/publications/image-processing-chip-for-small-object-detection(bdd1529f-e215-4dfe-a818-ab20a59b216e).html

http://dx.doi.org/10.1049/ip-cds:19990120

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-0032648708&md5=00d229aaeb3509add0e10bc3feba4c8e

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Leriguer , E , Ridge , D , Woods , R & McCanny , J 1999 , ' Image processing chip for small object detection ' IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS , vol 146 , no. 2 , pp. 49-54 . DOI: 10.1049/ip-cds:19990120

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article