Hierarchical synthesis of complex DSP functions on FPGAs


Autoria(s): Yi, Y.; Woods, Roger; McCanny, John
Data(s)

01/11/2003

Identificador

http://pure.qub.ac.uk/portal/en/publications/hierarchical-synthesis-of-complex-dsp-functions-on-fpgas(deea663e-0a32-4784-8af5-4e785d08df92).html

http://www.scopus.com/inward/record.url?partnerID=yv4JPVwI&eid=2-s2.0-4143084151&md5=1e96b5e421a4cc4a074f59f573f1c3e1

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Yi , Y , Woods , R & McCanny , J 2003 , ' Hierarchical synthesis of complex DSP functions on FPGAs ' Conference Record of the Asilomar Conference on Signals, Systems and Computers , vol 2 , pp. 1421-1425 .

Tipo

article

Resumo

SoC systems are now being increasingly constructed using a hierarchy of subsystems or silicon Intellectual Property (IP) cores. The key challenge is to use these cores in a highly efficient manner which can be difficult as the internal core structure may not be known. A design methodology based on synthesizing hierarchical circuit descriptions is presented. The paper employs the MARS synthesis scheduling algorithm within the existing IRIS synthesis flow and details how it can be enhanced to allow for design exploration of IP cores. It is shown that by accessing parameterised expressions for the datapath latencies in the cores, highly efficient FPGA solutions can be achieved. Hardware sharing at both the hierarchical and flattened levels is explored for a normalized lattice filter and results are presented.

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1708 #Hardware and Architecture #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering