Subpixel interpolation architecture for multistandard video motion estimation
Data(s) |
01/12/2009
|
---|---|
Resumo |
A new reconfigurable subpixel interpolation architecture for multistandard (e.g., MPEG-2, MPEG-4, H.264, and AVS) video motion estimation (ME) is presented. This exploits the mixed use of parallel and serial-input FIR filters to achieve high throughput rate and efficient silicon utilization. Silicon design studies show that this can be implemented using 34.8 × 10 3 gates with area and performance that compares very favorably with specific fixed solutions, e.g., for the H.264 standard alone. This can support SDTV and HDTV applications when implemented in 0.18 µm CMOS technology, with further performance enhancements achievable at 0.13 µm and below. © 2009 IEEE. |
Identificador |
http://dx.doi.org/10.1109/TCSVT.2009.2026942 http://www.scopus.com/inward/record.url?scp=71849115552&partnerID=8YFLogxK |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Lu , L , McCanny , J & Sezer , S 2009 , ' Subpixel interpolation architecture for multistandard video motion estimation ' IEEE Transactions on Circuits and Systems for Video Technology , vol 19 , no. 12 , 5159433 , pp. 1897-1901 . DOI: 10.1109/TCSVT.2009.2026942 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering #/dk/atira/pure/subjectarea/asjc/2200/2214 #Media Technology |
Tipo |
article |