Performance projections and design optimization of planar double gate SOI MOSFETs for logic technology applications


Autoria(s): Kranti, Abhinav; Hao, Y.; Armstrong, Alastair
Data(s)

01/04/2008

Resumo

In this paper, by investigating the influence of source/drain extension region engineering (also known as gate-source/drain underlap) in nanoscale planar double gate (DG) SOI MOSFETs, we offer new insights into the design of future nanoscale gate-underlap DG devices to achieve ITRS projections for high performance (HP), low standby power (LSTP) and low operating power (LOP) logic technologies. The impact of high-kappa gate dielectric, silicon film thickness, together with parameters associated with the lateral source/drain doping profile, is investigated in detail. The results show that spacer width along with lateral straggle can not only effectively control short-channel effects, thus presenting low off-current in a gate underlap device, but can also be optimized to achieve lower intrinsic delay and higher on-off current ratio (I-on/I-off). Based on the investigation of on-current (I-on), off-current (I-off), I-on/I-off, intrinsic delay (tau), energy delay product and static power dissipation, we present design guidelines to select key device parameters to achieve ITRS projections. Using nominal gate lengths for different technologies, as recommended from ITRS specification, optimally designed gate-underlap DG MOSFETs with a spacer-to-straggle (s/sigma) ratio of 2.3 for HP/LOP and 3.2 for LSTP logic technologies will meet ITRS projection. However, a relatively narrow range of lateral straggle lying between 7 to 8 nm is recommended. A sensitivity analysis of intrinsic delay, on-current and off-current to important parameters allows a comparative analysis of the various design options and shows that gate workfunction appears to be the most crucial parameter in the design of DG devices for all three technologies. The impact of back gate misalignment on I-on, I-off and tau is also investigated for optimized underlap devices.

Identificador

http://pure.qub.ac.uk/portal/en/publications/performance-projections-and-design-optimization-of-planar-double-gate-soi-mosfets-for-logic-technology-applications(e923a464-4db3-46b0-bd95-ce19d3d14e64).html

http://dx.doi.org/10.1088/0268-1242/23/4/045001

http://www.scopus.com/inward/record.url?scp=42449146100&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Kranti , A , Hao , Y & Armstrong , A 2008 , ' Performance projections and design optimization of planar double gate SOI MOSFETs for logic technology applications ' Semiconductor Science and Technology , vol 23 , no. 4 , 045001 . DOI: 10.1088/0268-1242/23/4/045001

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering #/dk/atira/pure/subjectarea/asjc/2500 #Materials Science(all) #/dk/atira/pure/subjectarea/asjc/2500/2504 #Electronic, Optical and Magnetic Materials #/dk/atira/pure/subjectarea/asjc/3100/3104 #Condensed Matter Physics
Tipo

article