6-T SRAM cell design with nanoscale double-gate SOI MOSFETs: impact of source/drain engineering and circuit topology


Autoria(s): Rashmi, R; Kranti, Abhinav; Armstrong, Alastair
Data(s)

01/07/2008

Resumo

The impact of source/drain engineering on the performance of a six-transistor (6-T) static random access memory (SRAM) cell, based on 22 nm double-gate (DG) SOI MOSFETs, has been analyzed using mixed-mode simulation, for three different circuit topologies for low voltage operation. The trade-offs associated with the various conflicting requirements relating to read/write/standby operations have been evaluated comprehensively in terms of eight performance metrics, namely retention noise margin, static noise margin, static voltage/current noise margin, write-ability current, write trip voltage/current and leakage current. Optimal design parameters with gate-underlap architecture have been identified to enhance the overall SRAM performance, and the influence of parasitic source/drain resistance and supply voltage scaling has been investigated. A gate-underlap device designed with a spacer-to-straggle (s/sigma) ratio in the range 2-3 yields improved SRAM performance metrics, regardless of circuit topology. An optimal two word-line double-gate SOI 6-T SRAM cell design exhibits a high SNM similar to 162 mV, I-wr similar to 35 mu A and low I-leak similar to 70 pA at V-DD = 0.6 V, while maintaining SNM similar to 30% V-DD over the supply voltage (V-DD) range of 0.4-0.9 V.

Formato

application/pdf

Identificador

http://pure.qub.ac.uk/portal/en/publications/6t-sram-cell-design-with-nanoscale-doublegate-soi-mosfets-impact-of-sourcedrain-engineering-and-circuit-topology(c44f0e23-b488-4764-a3e5-cddcf1e14e8f).html

http://dx.doi.org/10.1088/0268-1242/23/7/075049

http://pure.qub.ac.uk/ws/files/526825/Rashmi_SRAM.pdf

http://www.scopus.com/inward/record.url?scp=47749102120&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Rashmi , R , Kranti , A & Armstrong , A 2008 , ' 6-T SRAM cell design with nanoscale double-gate SOI MOSFETs: impact of source/drain engineering and circuit topology ' Semiconductor Science and Technology , vol 23 , no. 7 , 075049 . DOI: 10.1088/0268-1242/23/7/075049

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering #/dk/atira/pure/subjectarea/asjc/2500 #Materials Science(all) #/dk/atira/pure/subjectarea/asjc/2500/2504 #Electronic, Optical and Magnetic Materials #/dk/atira/pure/subjectarea/asjc/3100/3104 #Condensed Matter Physics
Tipo

article