Multiplier-less realization of a poly-phase filter using LUT-based FPGAs
Data(s) |
2002
|
---|---|
Resumo |
In DSP applications such as fixed transforms and filtering, the full flexibility of a general-purpose multiplier is not required and only a limited range of values is needed on one of the multiplier inputs. A new design technique has been developed for deriving multipliers that operate on a limited range of multiplicands. This can be used to produce FPGA implementations of DSP systems where area is dramatically improved. The paper describes the technique and its application to the design of a poly-phase filter on a Virtex FPGA. A 62% area reduction and 7% speed increase is gained when compared to an equivalent design using general purpose multipliers. It is also compared favourably to other known fixed coefficient approaches. |
Identificador |
http://www.scopus.com/inward/record.url?scp=79955166377&partnerID=8YFLogxK |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Turner , R , Woods , R & Courtney , T 2002 , ' Multiplier-less realization of a poly-phase filter using LUT-based FPGAs ' FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS , vol 2438 , pp. 192-201 . |
Tipo |
article |