Design flow for efficient FPGA reconfiguration


Autoria(s): Turner, Richard; Woods, Roger
Data(s)

2003

Resumo

In Run Time Reconfiguration (RTR) systems, the amount of reconfiguration is considerable when compared to the circuit changes implemented. This is because reconfiguration is not considered as part of the design flow. This paper presents a method for reconfigurable circuit design by modeling the underlying FPGA reconfigurable circuitry and taking it into consideration in the system design. This is demonstrated for an image processing example on the Xilinx Virtex FPGA.

Identificador

http://pure.qub.ac.uk/portal/en/publications/design-flow-for-efficient-fpga-reconfiguration(410a9065-40fe-447b-bff0-a5ff2d5b48cd).html

http://www.scopus.com/inward/record.url?scp=35248860272&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Turner , R & Woods , R 2003 , ' Design flow for efficient FPGA reconfiguration ' FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS , vol 2778 , pp. 972-975 .

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1300 #Biochemistry, Genetics and Molecular Biology(all) #/dk/atira/pure/subjectarea/asjc/1700 #Computer Science(all) #/dk/atira/pure/subjectarea/asjc/2600/2614 #Theoretical Computer Science
Tipo

article