Low-power systolic array processor architecture for FSBM video motion estimation


Autoria(s): Jiang, M.; Crookes, Daniel; Davidson, Stuart; Turner, Richard
Data(s)

2006

Resumo

A novel power-efficient systolic array architecture is proposed for full search block matching (FSBM) motion estimation, where the partial distortion elimination algorithm is used to dynamically switch off the computation of eliminated partial candidate blocks. The RTL-level simulation shows that the proposed architecture can reduce the power consumption of the computation part of the algorithm to about 60% of that of the conventional 2D systolic arrays.

Identificador

http://pure.qub.ac.uk/portal/en/publications/lowpower-systolic-array-processor-architecture-for-fsbm-video-motion-estimation(e2e8d4c4-5840-409c-a1d4-6bad8b5edb49).html

http://dx.doi.org/10.1049/el:20061972

http://www.scopus.com/inward/record.url?scp=33749345463&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Jiang , M , Crookes , D , Davidson , S & Turner , R 2006 , ' Low-power systolic array processor architecture for FSBM video motion estimation ' Electronics Letters , vol 42 , no. 20 , pp. 1146-1148 . DOI: 10.1049/el:20061972

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article