Using signed digit arithmetic for low-power multiplication
Data(s) |
2007
|
---|---|
Resumo |
Hardware implementations of arithmetic operators using signed digit arithmetic have lost some of their earlier popularity. However, SD is revisited and used to realise an efficient radix-16 generic multiplier, which has particular potential for low-power implementation. The SD multiplier algorithm reduces the number of partial products to as much as 1/4, and in initial tests reduces the estimated power consumption to only about 50% of that of the Booth multiplier. It is different from other previous high-radix methods in that it employs a novel method to generate its partial products with zero arithmetic logic. |
Identificador |
http://dx.doi.org/10.1049/el:20070761 http://www.scopus.com/inward/record.url?scp=34249056609&partnerID=8YFLogxK |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Crookes , D & Jiang , M 2007 , ' Using signed digit arithmetic for low-power multiplication ' Electronics Letters , vol 43 , no. 11 , pp. 613-614 . DOI: 10.1049/el:20070761 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering |
Tipo |
article |