Area-efficient high-speed 3D DWT processor architecture
Data(s) |
2007
|
---|---|
Resumo |
An area-efficient high-throughput architecture based on distributed arithmetic is proposed for 3D discrete wavelet transform (DWT). The 3D DWT processor was designed in VHDL and mapped to a Xilinx Virtex-E FPGA. The processor runs up to 85 MHz, which can process the five-level DWT analysis of a 128 x 128 x 128 fMRI volume image in 20 ms. |
Identificador |
http://dx.doi.org/10.1049/el:20070201 http://www.scopus.com/inward/record.url?scp=34247627938&partnerID=8YFLogxK |
Idioma(s) |
eng |
Direitos |
info:eu-repo/semantics/restrictedAccess |
Fonte |
Jiang , M & Crookes , D 2007 , ' Area-efficient high-speed 3D DWT processor architecture ' Electronics Letters , vol 43 , no. 9 , pp. 502-503 . DOI: 10.1049/el:20070201 |
Palavras-Chave | #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering |
Tipo |
article |