Parameter sensitivity for optimal design of 65 nm node SOI transistors


Autoria(s): Lim, T.C.; Armstrong, Alastair
Data(s)

01/06/2005

Resumo

Mixed-mode simulation, where device simulation is embedded directly within a circuit simulator, is used for the first time to provide scaling guidelines to achieve optimal digital circuit performance for double gate SOI MOSFETs. This significant advance overcomes the lack of availability of SPICE model parameters. The sensitivity of the gate delay and on-off current ratio to each of the key geometric and technological parameters of the transistor is quantified. The impact of the source-drain doping profile on circuit performance is comprehensively investigated.

Identificador

http://pure.qub.ac.uk/portal/en/publications/parameter-sensitivity-for-optimal-design-of-65-nm-node-soi-transistors(ba510d21-80ab-42c4-8d68-c10cfae94920).html

http://dx.doi.org/10.1016/j.sse.2005.03.023

http://www.scopus.com/inward/record.url?scp=18844432778&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Lim , T C & Armstrong , A 2005 , ' Parameter sensitivity for optimal design of 65 nm node SOI transistors ' Solid State Electronics , vol 49(6) , no. 6 , pp. 1034-1043 . DOI: 10.1016/j.sse.2005.03.023

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering #/dk/atira/pure/subjectarea/asjc/2500/2504 #Electronic, Optical and Magnetic Materials #/dk/atira/pure/subjectarea/asjc/3100/3104 #Condensed Matter Physics
Tipo

article