Reuseable Silicon IP Cores for Discrete Wavelet Transform Applications


Autoria(s): Masud, S.; McCanny, John
Data(s)

01/06/2004

Resumo

Architectures and methods for the rapid design of silicon cores for implementing discrete wavelet transforms over a wide range of specifications are described. These architectures are efficient, modular, scalable, and cover orthonormal and biorthogonal wavelet transform families. They offer efficient hardware utilization by exploiting a number of core wavelet filter properties and allow the creation of silicon designs that are highly parameterized, including in terms of wavelet type and wordlengths. Control circuitry is embedded within these systems allowing them to be cascaded for any desired level of decomposition without any interface glue logic. The time to produce chip designs for a specific wavelet application is typically less than a day and these are comparable in area and performance to handcrafted designs. They are also portable across a wide range of silicon foundries and suitable for field programmable gate array and programmable logic data implementation. The approach described has also been extended to wavelet packet transforms.

Formato

application/pdf

Identificador

http://pure.qub.ac.uk/portal/en/publications/reuseable-silicon-ip-cores-for-discrete-wavelet-transform-applications(27714957-e52d-4b51-ae74-efb9f66695e6).html

http://dx.doi.org/10.1109/TCSI.2004.829236

http://pure.qub.ac.uk/ws/files/382614/IEEEtranswavelet.pdf

http://www.scopus.com/inward/record.url?scp=3042598040&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Masud , S & McCanny , J 2004 , ' Reuseable Silicon IP Cores for Discrete Wavelet Transform Applications ' IEEE Transactions on Circuits and Systems I: Regular Papers , vol 51(6) , no. 6 , pp. 1114-1124 . DOI: 10.1109/TCSI.2004.829236

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article