Generic SoC QR Array Processor for Adaptive Beamforming


Autoria(s): Liu, Zhao Hui; McCanny, John; Lightbody, G.; Walke, R.
Data(s)

01/03/2003

Resumo

A generic architecture for implementing a QR array processor in silicon is presented. This improves on previous research by considerably simplifying the derivation of timing schedules for a QR system implemented as a folded linear array, where account has to be taken of processor cell latency and timing at the detailed circuit level. The architecture and scheduling derived have been used to create a generator for the rapid design of System-on-a-Chip (SoC) cores for QR decomposition. This is demonstrated through the design of a single-chip architecture for implementing an adaptive beamformer for radar applications. Published as IEEE Trans Circuits and Systems Part II, Analog and Digital Signal Processing, April 2003 NOT Express Briefs. Parts 1 and II of Journal reorganised since then into Regular Papers and Express briefs

Identificador

http://pure.qub.ac.uk/portal/en/publications/generic-soc-qr-array-processor-for-adaptive-beamforming(3a8561ff-7036-4541-a227-8aa8d806b6f6).html

http://dx.doi.org/10.1109/TCSii.2003.810487

http://www.scopus.com/inward/record.url?scp=0037399019&partnerID=8YFLogxK

Idioma(s)

eng

Direitos

info:eu-repo/semantics/restrictedAccess

Fonte

Liu , Z H , McCanny , J , Lightbody , G & Walke , R 2003 , ' Generic SoC QR Array Processor for Adaptive Beamforming ' IEEE Transactions on Circuits and Systems II: Express Briefs , vol 50, no 4 , no. 4 , pp. 169-175 . DOI: 10.1109/TCSii.2003.810487

Palavras-Chave #/dk/atira/pure/subjectarea/asjc/1700/1711 #Signal Processing #/dk/atira/pure/subjectarea/asjc/2200/2208 #Electrical and Electronic Engineering
Tipo

article