Simulation of multigate SOI transistors with silicon, germanium and III-V channels


Autoria(s): Razavi, Pedram
Contribuinte(s)

Fagas, Gíorgos

Colinge, Jean-Pierre

Science Foundation Ireland

Data(s)

18/12/2013

18/12/2013

2013

2013

Resumo

In this work by employing numerical three-dimensional simulations we study the electrical performance and short channel behavior of several multi-gate transistors based on advanced SOI technology. These include FinFETs, triple-gate and gate-all-around nanowire FETs with different channel material, namely Si, Ge, and III-V compound semiconductors, all most promising candidates for future nanoscale CMOS technologies. Also, a new type of transistor called “junctionless nanowire transistor” is presented and extensive simulations are carried out to study its electrical characteristics and compare with the conventional inversion- and accumulation-mode transistors. We study the influence of device properties such as different channel material and orientation, dimensions, and doping concentration as well as quantum effects on the performance of multi-gate SOI transistors. For the modeled n-channel nanowire devices we found that at very small cross sections the nanowires with silicon channel are more immune to short channel effects. Interestingly, the mobility of the channel material is not as significant in determining the device performance in ultrashort channels as other material properties such as the dielectric constant and the effective mass. Better electrostatic control is achieved in materials with smaller dielectric constant and smaller source-to-drain tunneling currents are observed in channels with higher transport effective mass. This explains our results on Si-based devices. In addition to using the commercial TCAD software (Silvaco and Synopsys TCAD), we have developed a three-dimensional Schrödinger-Poisson solver based on the non-equilibrium Green’s functions formalism and in the framework of effective mass approximation. This allows studying the influence of quantum effects on electrical performance of ultra-scaled devices. We have implemented different mode-space methodologies in our 3D quantum-mechanical simulator and moreover introduced a new method to deal with discontinuities in the device structures which is much faster than the coupled-mode-space approach.

Accepted Version

Not peer reviewed

Formato

application/pdf

Identificador

Razavi, P. 2013. Simulation of multigate SOI transistors with silicon, germanium and III-V channels. PhD Thesis, University College Cork.

131

http://hdl.handle.net/10468/1287

Idioma(s)

en

en

Publicador

University College Cork

Direitos

© 2013, Pedram Razavi.

http://creativecommons.org/licenses/by-nc-nd/3.0/

Palavras-Chave #SOI #Nanowire transistors #Simulation #Multigate transistors #Silicon on insulator #Semiconductors #Transistors #Silicon
Tipo

Doctoral thesis

Doctoral

PHD (Engineering)