Simulation of a Monolithic Integrated CMOS Preamplifier for Neural Recordings
Data(s) |
2005
|
---|---|
Resumo |
A monolithic integrated CMOS preamplifier is presented for neural recording applications. Two AC-coupied capacitors are used to eliminate the large and random DC offsets existing in the electrode-electrolyte interface. Diode-connected nMOS transistors with a negative voltage between the gate and source are candidates for the large resistors necessary for the preamplifier. A novel analysis is given to determine the noise power spectral density. Simulation results show that the two-stage CMOS preamplifier in a closed-loop capacitive feedback configuration provides an AC in-band gain of 38.8dB,a DC gain of 0,and an input-referred noise of 277nVmax, integrated from 0. 1Hz to 1kHz. The preamplifier can eliminate the DC offset voltage and has low input-referred noise by novel circuit configuration and theoretical analysis. 国家高技术研究发展计划,国家自然科学基金资助项目 |
Identificador | |
Idioma(s) |
英语 |
Fonte |
Sui Xiaohong;Liu Jinbin;Gu Ming;Pei Weihua;Chen Hongda.Simulation of a Monolithic Integrated CMOS Preamplifier for Neural Recordings,半导体学报,2005,26(12):2275-2280 |
Palavras-Chave | #光电子学 |
Tipo |
期刊论文 |