A high speed direct digital frequency synthesizer realized by a segmented nonlinear DAC


Autoria(s): Yuan Ling; Ni Weining; Hao Zhikun; Shi Yin; Li Wenchang
Data(s)

2009

Resumo

This paper presents a high speed ROM-less direct digital frequency synthesizer (DDFS) which has a phase resolution of 32 bits and a magnitude resolution of 10 bits. A 10-bit nonlinear segmented DAC is used in place of the ROM look-up table for phase-to-sine amplitude conversion and the linear DAC in a conventional DDFS.The design procedure for implementing the nonlinear DAC is presented. To ensure high speed, current mode logic (CML) is used. The chip is implemented in Chartered 0.35μm COMS technology with active area of 2.0 × 2.5 mm~2 and total power consumption of 400 mW at a single 3.3 V supply voltage. The maximum operating frequency is 850 MHz at room temperature and 1.0 GHz at 0 ℃.

Identificador

http://ir.semi.ac.cn/handle/172111/15713

http://www.irgrid.ac.cn/handle/1471x/101895

Idioma(s)

英语

Fonte

Yuan Ling;Ni Weining;Hao Zhikun;Shi Yin;Li Wenchang.A high speed direct digital frequency synthesizer realized by a segmented nonlinear DAC,半导体学报,2009,30(9):66-69

Palavras-Chave #人工智能
Tipo

期刊论文