A novel noise optimization technique for inductively degenerated CMOS LNA


Autoria(s): Geng Zhiqing; Wang Haiyong; Wu Nanjian
Data(s)

2009

Resumo

This paper proposes a novel noise optimization technique. The technique gives analytical formulae for the noise performance of inductively degenerated CMOS low noise amplifier (LNA) circuits with an ideal gate inductor for a fixed bias voltage and nonideal gate inductor for a fixed power dissipation, respectively, by mathematical analysis and reasonable approximation methods. LNA circuits with required noise figure can be designed effectively and rapidly just by using hand calculations of the proposed formulae. We design a 1.8 GHz LNA in a TSMC 0.25 pan CMOS process. The measured results show a noise figure of 1.6 dB with a forward gain of 14.4 dB at a power consumption of 5 mW, demonstrating that the designed LNA circuits can achieve low noise figure levels at low power dissipation.

the National Natural Science Foundation of China,the State Key Development Program for Basic Research of China

Identificador

http://ir.semi.ac.cn/handle/172111/15693

http://www.irgrid.ac.cn/handle/1471x/101885

Idioma(s)

英语

Fonte

Geng Zhiqing;Wang Haiyong;Wu Nanjian.A novel noise optimization technique for inductively degenerated CMOS LNA,半导体学报,2009,30(10):137-142

Palavras-Chave #半导体物理
Tipo

期刊论文